### P-1

# 6.5 V, 2 A, Ultralow Noise, High PSRR, CMOS LDO Regulators

### **General Description**

The LTP7792 is a CMOS low dropout regulator that operates from 2.3 V to 6.5 V and provides up to 2 A of output current. This high output current LDO is ideal for regulation of high performance analog and mixed-signal circuits operating from 6 V down to 1.2 V rails. Using an advanced proprietary architecture, the device provides high power supply rejection and low noise, and achieves excellent line and load transient response with just a small 4.7 uF ceramic output capacitor. Load transient response is typically 1.5 us for a 1 mA to 1.5 A load step.

The LTP7792 is available in 17 fixed output voltage options. The following voltages are available from stock: 1.3 V, 1.8 V, 2.5 V, 3.0 V, 3.3 V, 4.2 V, and 5.0 V. Additional voltages that are available by special order are: 1.5 V, 1.85 V, 2.0 V, 2.2 V, 2.7 V, 2.75 V, 2.8 V, 2.85 V, 3.8 V, and 4.6 V. An adjustable version is also available that allows output voltages that range from 1.2 V to  $V_{IN} - V_{DO}$  with an external feedback divider.

### **Features**

- Operating Input Voltage Range: 2.3 V to 6.5 V
- Maximum Output Current: 2 A
- Low noise: 5 μV rms independent of output voltage at 100 Hz to 100 kHz
- Fast transient response: 1.5 μs for 1 mA to 1.5 A load step
- High Power Supply Ripple Rejection: 60 dB PSRR at 100 kHz
- Low dropout voltage: 135 mV at 2 A load, V<sub>OUT</sub> = 3 V
- Initial accuracy: -0.8% (minimum), +0.7% (maximum)
- Accuracy over line, load, and temperature: ±1.5%
- Quiescent current, I<sub>GND</sub> = 0.7 mA with no load
- Low shutdown current: 0.25 μA at V<sub>IN</sub> = 5 V
- Stable with small 4.7 µF ceramic output capacitor
- Adjustable and fixed output voltage options: 1.2 V to 5.0 V
- Adjustable output from 1.2 V to  $V_{IN} V_{DO}$
- Precision enable
- Adjustable soft start
- Package: DFN3×3-8

# Applications

- Regulation to noise sensitive applications: ADC and DAC circuits, precision amplifiers, PLLs/VCOs, and clocking ICs
- Communications and infrastructure
- Medical and healthcare
- Industrial and instrumentation





# **Ordering Information**

| Model   | Package | Output Current | Ordering Number <sup>Note1</sup> | Packing Option      |
|---------|---------|----------------|----------------------------------|---------------------|
|         | LTP7790 | 500 mA         | LTP7790-xxXF8/R10                | Tape and Reel, 5000 |
| LTP779X | LTP7791 | 1 A            | LTP7791-xxXF8/R10                | Tape and Reel, 5000 |
|         | LTP7792 | 2 A            | LTP7792-xxXF8/R10                | Tape and Reel, 5000 |

Note1: xx stands for output voltages, e.g. if xx = 18, the output voltage is 1.8 V; if xx = 30, the output voltage is 3.0 V.

# Pin Configurations (Top View)



# **Pin Function**

| Pin No. | Symbol | Function                                                                                                                                                                                                                                                          |
|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | VOUT   | Regulated Output Voltage. Bypass this pin to GND with a 4.7 $\mu\text{F}$ or greater capacitor.                                                                                                                                                                   |
|         | VOUT   | Regulated Output Voltage. This pin is internally connected to Pin 1.                                                                                                                                                                                              |
|         | SENSE  | Sense Input. Connect this pin as close as possible to the load for best load regulation.<br>Use an external resistor divider to set the output voltage higher than the fixed output<br>voltage.                                                                   |
|         | SS     | Soft Start. A 1 nF external capacitor connected to SS results in a 1.0 ms start-up time.                                                                                                                                                                          |
|         | EN     | Regulator Enable. Drive EN high to turn on the regulator; drive EN low to turn off the regulator. For automatic startup, connect EN to VIN (Pin 7 or Pin 8).                                                                                                      |
|         | GND    | Ground.                                                                                                                                                                                                                                                           |
|         | VIN    | Regulator Input Supply. Bypass this pin to GND with a 4.7 $\mu F$ or greater capacitor.                                                                                                                                                                           |
|         | VIN    | Regulator Input Supply. This pin is internally connected to Pin 7.                                                                                                                                                                                                |
|         | EP     | Exposed Pad. The exposed pad is on the bottom of the package. The exposed pad<br>enhances thermal performance and is electrically connected to GND inside the<br>package. Connect the exposed pad to the ground plane on the board to ensure proper<br>operation. |





# 6.5 V, 2 A, Ultralow Noise, High PSRR, CMOS LDO Regulators

# **Block Diagram**





# **Applications Information**

#### General

The LTP7792 is a low quiescent current, low dropout linear regulator that operates from 2.3 V to 6.5 v and provides up to 2 A of load current. Drawing a low 3.5 mA of quiescent current(typical) at full load makes the LTP7792 ideal for portable equipment.

#### Input Bypass Capacitor

Connecting a 4.7  $\mu$ F capacitor from VIN to GND reduces the circuit sensitivity to PCB layout, especially when long input traces or a high source impedance is encountered. If greater than 4.7  $\mu$ F of output capacitance is required, increase the input capacitor to match it.

### **Output Capacitor**

The LTP7792 is designed for operation with small, space-saving ceramic capacitors but functions with most commonly used capacitors as long as care is taken with regard to the ESR value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 4.7  $\mu$ F capacitance with an ESR of 0.05  $\Omega$  or less is recommended to ensure the stability of the LTP7792. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the LTP7792 to large changes in load current.

#### **Programmable Precision Enable**

The LTP7792 has an EN pin to turn on or turn off the regulator, When the EN pin is in logic high, the regulator will be turned on. The shutdown current is almost 0.1 µA typical. The EN pin may be directly tied to VIN to keep the part on. The Enable input is CMOS logic and cannot be left floating.

The upper and lower thresholds are user programmable and can be set higher than the nominal 1.2 V threshold by using two resistors. The resistance values,  $R_{EN1}$  and  $R_{EN2}$ , can be determined from

 $R_{EN1} = R_{EN2} * (V_{IN} - 1.2 V)/1.2 V$ 

where:

 $R_{EN2}$  is nominally 10 k $\Omega$  to 100  $\,$  k $\Omega.$ 

 $V_{\text{IN}}$  is the desired turn-on voltage.

The hysteresis voltage increases by the factor  $(R_{EN1} + R_{EN2})/R_{EN1}$ 



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation. © Copyright Linearin Technology Corporation. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.



# **Applications Information**

#### **Current Limit Protection**

When output current at the OUT pin is higher than current limit threshold, the current limit protection will be triggered and clamp the output current to approximately 3.3 A to prevent over-current and to protect the regulator from damage due to overheating.

#### Soft Start

The LTP7792 incorporates a Soft-Start function that reduces the start-up current surge into the output capacitor ( $C_{OUT}$ ) by allowing  $V_{OUT}$  to rise slowly to the final value.

#### Thermal Shutdown

When the die temperature exceeds the Thermal Shutdown point (T<sub>SD</sub> =150°C typically) the device goes to disabled state and the output voltage is not delivered until the die temperature decreases to 135°C. The Thermal Shutdown feature provides a protection from a catastrophic device failure at accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking.

#### Power Dissipation and Heat sinking

The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material and the ambient temperature affect the rate of junction temperature rise for the part. The maximum power dissipation the LTP7792 device can handle is given by:

#### $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \boldsymbol{\theta}_{\mathsf{JA}}$

where TJ(MAX) is the maximum junction temperature, TA is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance. For recommended operating condition specifications the maximum junction temperature is 150°C and T<sub>A</sub> is the ambient temperature. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. The maximum power dissipation depends on the operating ambient temperature for fixed TJ(MAX) and thermal resistance,  $\theta_{JA}$ .



# **Absolute Maximum Ratings**

| Parameter                           | Symbol           | Value                   | Unit  |
|-------------------------------------|------------------|-------------------------|-------|
| Input Voltage                       | V <sub>IN</sub>  | -0.3 to 7               | V     |
| Output Voltage                      | V <sub>OUT</sub> | -0.3 to V <sub>IN</sub> | V     |
| Enable Voltage                      | V <sub>EN</sub>  | -0.3 to 7               | V     |
| Soft-start Voltage                  | V <sub>SS</sub>  | -0.3 to V <sub>IN</sub> | V     |
| Sense Voltage                       | VSENSE           | -0.3 to 7               | V     |
| Operating Junction Temperature      | TJ               | -40 to +125             | °C    |
| Storage Temperature                 | T <sub>STG</sub> | -65 to +150             | °C    |
| Thermal Resistance, Junction-to-Air | R <sub>eja</sub> | 36.4                    | °C /W |
| Human Body Model                    |                  | $\pm$ 6000              | V     |
| ESD Capability                      | ESD              | ±2000                   | V     |

NOTE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Recommended Operating Conditions**

| Parameter                                | Symbol           | Min. | Тур. | Max. | Unit |
|------------------------------------------|------------------|------|------|------|------|
| Input Voltage                            | V <sub>IN</sub>  | 2.3  |      | 6.5  | V    |
| Output Current                           | Ι <sub>ουτ</sub> |      | 2    |      | А    |
| Effective Input Ceramic Capacitor Value  | C <sub>IN</sub>  | 3.3  | 4.7  |      | μF   |
| Effective Output Ceramic Capacitor Value | C <sub>OUT</sub> |      | 4.7  |      | μF   |

# Caution

This integrated circuit can be damaged by ESD if you don't pay attention to ESD protection. LINEARIN recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

LINEARIN reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. Please contact LINEARIN sales office to get the latest datasheet.



INEARIN

### 6.5 V, 2 A, Ultralow Noise, High PSRR, CMOS LDO Regulators

### **Electrical Characteristics**

(VIN= VOUT-NOM + 0.5 V or 2.3 V, EN = VIN, IOUT=10 mA, Ta= 25 °C, CIN= COUT = 4.7 µF, unless otherwise noted)

| PARAMETER SYMBOL              |          | TEST CONDITIONS                                                                            | MIN                   | TYP | MAX   | UNIT               |  |
|-------------------------------|----------|--------------------------------------------------------------------------------------------|-----------------------|-----|-------|--------------------|--|
| Input Voltage Operation Range | VIN      |                                                                                            | 2.3                   |     | 6.5   | V                  |  |
| Fixed Output Voltage          | Vout     | I <sub>LOAD</sub> = 10 mA, T <sub>J</sub> = 25°C                                           | -0.8                  |     | 0.7   | - %                |  |
| Accuracy                      |          | I <sub>LOAD</sub> = 100 μA to 2A,<br>V <sub>IN</sub> = (V <sub>OUT</sub> + 0.5 V) to 6.5 V | -1.5                  |     | 1.5   |                    |  |
| Adjustable Output Voltage     | Vsense   | I <sub>LOAD</sub> = 10 mA                                                                  | 1.194                 | 1.2 | 1.212 | ~ %                |  |
| Accuracy                      |          | I <sub>LOAD</sub> = 100 μA to 2A,<br>V <sub>IN</sub> = (V <sub>DUT</sub> + 0.5 V) to 6.5 V | 1.182                 |     | 1.218 |                    |  |
| Line Regulation               | ΔV0(ΔVI) | $V_{IN}$ = $V_{OUT-NOM}$ + 0.5 V to 6.5 V                                                  | -0.1                  |     | 0.1   | %/V                |  |
| Load Regulation               | ΔV0(ΔΙΟ) | I <sub>OUT</sub> = 100 μA to 2 A                                                           |                       | 0.1 | 0.3   | %/A                |  |
| Load Current                  | ILOAD    |                                                                                            |                       |     | 2     | А                  |  |
| Ground Current                |          | I <sub>out</sub> = 0 μA                                                                    |                       | 0.7 | 2     | - m^               |  |
|                               | IGND     | I <sub>OUT</sub> = 2 A                                                                     |                       | 3.5 | IIIA  |                    |  |
| Shutdown Current              | ISHDN    | $V_{EN}$ = 0 V, I <sub>OUT</sub> = 0 mA, V <sub>IN</sub> = 5 V                             |                       | 5   | 10    | μA                 |  |
| Output Current Limit          | IOLIM    |                                                                                            | 2.4                   | 3.2 | 3.9   | А                  |  |
| Soft Start Current            | lss      | V <sub>IN</sub> = 5 V                                                                      | 0.5                   | 1   | 1.5   | μA                 |  |
|                               |          | I <sub>out</sub> = 500 mA, V <sub>out</sub> = 3 V                                          |                       | 35  | 70    |                    |  |
| Dropout Voltage               | VDO      | I <sub>OUT</sub> = 1 A, V <sub>OUT</sub> = 3 V                                             |                       | 70  | 135   | mV                 |  |
|                               |          | I <sub>out</sub> = 2 A, V <sub>out</sub> = 3 V                                             |                       | 135 | 270   |                    |  |
|                               | 9 PSRR   | 100 kHz, V <sub>IN</sub> = 4.0 V, V <sub>OUT</sub> = 3 V, I <sub>LOAD</sub><br>= 1.5A      |                       | 60  |       | dB                 |  |
|                               |          | 100 kHz, V <sub>IN</sub> = 3.5 V, V <sub>OUT</sub> = 3 V, I <sub>LOAD</sub> = 1.5A,        |                       | 53  |       |                    |  |
| Dower Supply Dejection Datio  |          | 100 kHz, V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 3 V, I <sub>LOAD</sub> = 1.5A         |                       | 42  |       |                    |  |
| Power Supply Rejection Ratio  |          | 1 MHz, V <sub>IN</sub> = 4.0 V, V <sub>OUT</sub> = 3 V, I <sub>LOAD</sub> =<br>1.5A        |                       | 31  |       |                    |  |
|                               |          | 1 MHz, V <sub>IN</sub> = 3.5 V, V <sub>OUT</sub> = 3 V, I <sub>LOAD</sub> =<br>1.5A,       |                       | 30  |       |                    |  |
|                               |          | 1 MHz, V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 3 V, I <sub>LOAD</sub> =<br>1.5A        |                       | 20  |       |                    |  |
|                               |          | 10 Hz to 100 kHz, all fixed output<br>voltages                                             | 6                     |     | - uV  |                    |  |
|                               |          | 100 Hz to 100 kHz, all fixed output voltages                                               |                       | 5   |       | μ v <sub>RMS</sub> |  |
| Output Voltage Noise          | VN       | 100 Hz, all fixed output voltages                                                          |                       | 110 |       |                    |  |
|                               |          | 1 kHz, all fixed output voltages                                                           |                       | 40  | .0    |                    |  |
|                               |          | 10 kHz, all fixed output voltages                                                          |                       | 20  |       |                    |  |
|                               |          | 100 kHz, all fixed output voltages                                                         | ed output voltages 12 |     |       |                    |  |
| Start-un timo                 | terapt   | $V_{OUT}$ = 5 V, $C_{SS}$ = 0 nF                                                           |                       | 380 |       | μS                 |  |
|                               | ISTART   | V <sub>OUT</sub> = 5 V, C <sub>SS</sub> = 1 nF                                             |                       | 1   |       | mS                 |  |



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation.

© Copyright Linearin Technology Corporation. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.

# **Electrical Characteristics**

(VIN= VOUT-NOM + 0.5 V or 2.3 V, EN = VIN, IOUT=10 mA, Ta= 25 °C, CIN= COUT = 4.7 µF, unless otherwise noted)

| PARAMETER                       | SYMBOL               | TEST CONDITIONS                                                                                                                                          | MIN  | TYP | MAX  | UNIT |
|---------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| Input Voltage Rising            | UVL0 <sub>RISE</sub> |                                                                                                                                                          |      |     | 2.28 | V    |
| Input Voltage Falling           | UVL0 <sub>FALL</sub> | V <sub>IN</sub> = 2.3 V to 6.5 V                                                                                                                         |      |     |      | V    |
| Internal UVLO Hysteresis        | UVL0 <sub>HYS</sub>  |                                                                                                                                                          |      | 200 |      | mV   |
|                                 | t <sub>TR_REC</sub>  | Time for output voltage to settle<br>within ±V <sub>SETTLE</sub> from V <sub>DEV</sub> for a 1 mA<br>to 1.5 A load step, load step rise<br>time = 400 ns | 1.5  |     |      | μS   |
| Transient Load Response         | $V_{\text{DEV}}$     | Output voltage deviation due to 1<br>mA to 1.5 A load step                                                                                               | 35   |     |      | mV   |
|                                 | V <sub>settle</sub>  | Output voltage deviation after transient load response time ( $t_{TR\_REC}$ has passed, $V_{OUT}$ = 5 V, $C_{OUT}$ = 4.7 µF                              | 0.1  |     |      | %    |
| EN Input Logic High             | $V_{\text{EN-HIGH}}$ | _                                                                                                                                                        | 1.27 |     |      | V    |
| EN Input Logic Low              | $V_{\text{EN-LOW}}$  | V <sub>IN</sub> = 2.3 V to 6.5 V                                                                                                                         |      |     | 0.4  | V    |
| EN Input Logic Hysteresis       | Ven-hy               |                                                                                                                                                          |      | 90  |      | mV   |
| EN Input Logic High             | V <sub>EN-HIGH</sub> |                                                                                                                                                          | 1.11 | 1.2 | 1.27 | V    |
| EN Input Logic Low              | V <sub>EN-LOW</sub>  | V <sub>IN</sub> = 2.3 V to 6.5 V,                                                                                                                        | 1.01 | 1.1 | 1.16 | V    |
| EN Input Logic Hysteresis       | Ven-hy               | EN = V <sub>IN</sub> or GND,<br>From FN rising from 0 V to V., to                                                                                        |      | 100 |      | mV   |
| EN Input Leakage Current        | Ien-lk               | 0.1V ×V <sub>OUT</sub>                                                                                                                                   |      | 0.1 |      | μA   |
| EN Input Delay Time             | T <sub>EN-DLY</sub>  |                                                                                                                                                          |      | 100 |      | μs   |
| Thermal Shutdown<br>Temperature | T <sub>SD</sub>      | Temperature rising from T <sub>J</sub> =+25°C                                                                                                            |      | 150 |      | °C   |
| Thermal Shutdown Hysteresis     | T <sub>SDH</sub>     | Temperature falling from T <sub>SD</sub>                                                                                                                 |      | 15  |      | °C   |



### **Typical Performance Characteristics**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.





All other trademarks mentioned are the property of their respective owners.



P-9

6.5 V, 2 A, Ultralow Noise, High PSRR, CMOS LDO Regulators

# **Typical Performance Characteristics**

P-10

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation.

© Copyright Linearin Technology Corporation. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.



## **Typical Performance Characteristics**

P-11

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation. © Copyright Linearin Technology Corporation. All Rights Reserved.

All other trademarks mentioned are the property of their respective owners.

# **Typical Performance Characteristics**

P-12

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.





All other trademarks mentioned are the property of their respective owners.

### **Typical Performance Characteristics**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.





<sup>©</sup> Copyright Linearin Technology Corporation. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.

6.5 V, 2 A, Ultralow Noise, High PSRR, CMOS LDO Regulators

# **Typical Performance Characteristics**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation. © Copyright Linearin Technology Corporation. All Rights Reserved.

All other trademarks mentioned are the property of their respective owners.



**INEARIN** 



### **Typical Performance Characteristics**

P-15

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation. © Copyright Linearin Technology Corporation. All Rights Reserved.

All other trademarks mentioned are the property of their respective owners



## **Typical Performance Characteristics**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.



# **Typical Performance Characteristics**

Note: Typical Characteristics are intended to be used as reference data; they are not guaranteed.









# **Application Circuits**



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation. © Copyright Linearin Technology Corporation. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.

# Package Dimension

#### DFN3×3-8



| Complex | Dimensions In Millimeters |       |  |  |
|---------|---------------------------|-------|--|--|
| Symbol  | Min                       | Max   |  |  |
| А       | 0.700                     | 0.800 |  |  |
| A1      | 0.000                     | 0.050 |  |  |
| A2      | 0.203REF                  |       |  |  |
| b       | 0.180                     | 0.300 |  |  |
| D       | 2.900                     | 3.100 |  |  |
| D1      | 2.200                     | 2.400 |  |  |
| E       | 2.900                     | 3.100 |  |  |
| E1      | 1.400                     | 1.600 |  |  |
| е       | 0.650BSC                  |       |  |  |
| L       | 0.375                     | 0.575 |  |  |
| k       | 0.200                     |       |  |  |

CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. Linearin and designs are registered trademarks of Linearin Technology Corporation.

© Copyright Linearin Technology Corporation. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.

